NOVEL BIPOLAR TRANSISTOR STRUCTURES
AND LOADS

B.M. WILAMOWSKI, R.H. MATTSON, Z.J. STASZAK,
R. CRAIGIN, A. MUSALLAM, J.N. FORDEMWAULT

PRESENTED BY R.H. MATTSON

UNIVERSITY OF ARIZONA
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
TUCSON, AZ 85721

OUTLINE

1. INTRODUCTION
   1.1 BACKGROUND
   1.2 RESEARCH GOALS
2. SATURATION PROTECTED BIPOLAR TRANSISTORS
   2.1 THE SIT SATURATION PROTECTED BIPOLAR TRANSISTOR
   2.2 THE PNP SATURATION PROTECTED BIPOLAR TRANSISTOR
   2.3 CONCLUSIONS
   2.4 DEVICE FABRICATION
3. PUNCH-THROUGH SPACE-CHARGE-LIMITED LOADS
   3.1 DEVICE SIMULATION
   3.2 DEVICE FABRICATION
4. SUMMARY AND CONCLUSIONS

SRC TOPICAL RESEARCH CONFERENCE "DEVICES AND STRUCTURES", San Diego, CA
June 15, 1984

NOVEL BIPOLAR TRANSISTOR STRUCTURES
AND LOADS

B.M. WILAMOWSKI, R.H. MATTSON, Z.J. STASZAK,
R. CRAIGIN, A. MUSALLAM, J.N. FORDEMWAUT

PRESENTED BY R.H. MATTSON

UNIVERSITY OF ARIZONA
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
TUCSON, AZ 85721

OUTLINE

1. INTRODUCTION
   1.1 BACKGROUND
   1.2 RESEARCH GOALS

2. SATURATION PROTECTED BIPOLAR TRANSISTORS
   2.1 THE SIT SATURATION PROTECTED BIPOLAR TRANSISTOR
   2.2 THE PNP SATURATION PROTECTED BIPOLAR TRANSISTOR
   2.3 CONCLUSIONS
   2.4 DEVICE FABRICATION

3. PUNCH-THROUGH SPACE-CHARGE-LIMITED LOADS
   3.1 DEVICE SIMULATION
   3.2 DEVICE FABRICATION

4. SUMMARY AND CONCLUSIONS
1. INTRODUCTION

1.1 BACKGROUND

- Bipolar integrated circuits retain superiority for high speed applications as dimensions are scaled down but require relatively complicated processing, including thin epitaxial layers and buried subcollectors.

1.2 RESEARCH GOALS

- To investigate and develop new high speed VLSI simplified bipolar integrated structures using processing similar to MOS technology.
2. SATURATION PROTECTED BIPOLAR TRANSISTORS

* A NOVEL CONCEPT FOR TRANSISTOR FABRICATION

* PROTECTION AGAINST SATURATION BY USING A STATIC INDUCTION TRANSISTOR (SIT) OR A PNP SUBSTRATE TRANSISTOR AS A CLAMP

* FUNCTION OF THE SATURATION PROTECTION: TO PREVENT THE SWITCHING TRANSISTOR FROM ENTERING INTO A DEEP SATURATION MODE BY LIMITING THE CHARGE STORED IN THE COLLECTOR
2.1 The SIT Saturation Protected Bipolar Transistor (SPT/SIT)

- Operating Principles
  - A Simplified Bipolar Structure for VLSI
  - A Modified Bipolar Structure for VLSI
  - A Triple Diffused NPN Bipolar Transistor with SIT Protection
SIMULATION RESULTS

* OUTPUT WAVEFORMS FOR A SINGLE STAGE UNLOADED INVERTER WITH AN SIT PROTECTED BIPOLAR TRANSISTOR

![Graph of output voltage versus time for a single stage unloaded inverter with an SIT protected bipolar transistor.]

* OUTPUT WAVEFORMS FOR A CHAIN OF INVERTERS WITH SIT PROTECTED BIPOLAR TRANSISTORS

![Graph of output voltage versus time for a chain of inverter circuits with SIT protected bipolar transistors.]

V_{ss} = -3V
2.2 THE PNP SATURATION PROTECTED BIPOLAR TRANSISTOR (SPT/PNP)

- AN ALTERNATIVE APPROACH

- QUADRUPLE DIFFUSED NPN BIPOLAR TRANSISTOR STRUCTURES WITH PNP PROTECTION

[Diagram of a bipolar transistor with labels B, E, C, and resistances R_B, R'_B, R_C, R''_C.]
SIMULATION RESULTS

* OUTPUT WAVEFORMS FOR A SINGLE-STAGE UNLOADED INVERTER WITH A PNP PROTECTED BIPOLAR TRANSISTOR

* OUTPUT WAVEFORMS FOR A CHAIN OF INVERTERS WITH PNP PROTECTED BIPOLAR TRANSISTORS
2.3 Conclusions

- Improved switching times for SPT/SIT and SPT/PNP gates when compared to similar gates without protection; charge-storage eliminated

- SPT/SIT: Sensitive to substrate biasing which effects voltage swing and delay time

- SPT/PNP: Somewhat inferior to SPT/SIT in speed but can operate with zero bias; practically insensitive to substrate biasing

- RTL Gates: Protected by SIT or PNP, operate with speed of ECL gates, but with smaller power consumption
2.4 DEVICE FABRICATION

- BITRAS (BIPOLAR TRANSISTOR SIMULATOR);
  * DEVELOPED TO SUPPORT TECHNOLOGICAL IMPLEMENTATION
    OF TRIPLE/QUADRUPEL DIFFUSED STRUCTURES;
  * ALLOWS A PROCESS DESIGNER TO ACCURATELY SIMULATE
    SILICON FABRICATION TECHNOLOGIES;
  * COMBINES TECHNOLOGICAL AND ELECTRICAL PARAMETERS
    OF DEVICES;
  * PROGRAM INPUT: FABRICATION PARAMETERS SUCH AS
    TIMES, TEMPERATURES AND DOSES;
  * PROGRAM OUTPUT: SIMULATED ONE DIMENSIONAL IMPURITY
    PROFILE PLOTS, AND DEVICE TECHNOLOGICAL AND ELECTRICAL
    PARAMETERS;
  * EXAMPLE DOPING PROFILES OF A QUADRUPEL DIFFUSED
    STRUCTURE
Thin base NPN transistor fabricated in 4 μm to 6 μm N-wells (which provide isolation).

I-V Characteristics for a typical device with 0.6 μm base-emitter and 0.9 μm base-collector junctions.

I-V Characteristics for a similar device (with n-type substrate instead of N-well) processed with a phosphorus doped polysilicon emitter.
Static Induction Transistor

* P-Substrate

Source  Gate

p-substrate drain

* N-Substrate

Source  Gate

n-substrate drain

Vert. .2mA/Div., Horiz. 1V/Div
1 mA/Step, 6 μM Window, R = 1 kΩ

Vert. .1mA/Div., Horiz. 0.5V/Div
0.5 mA/Step, 6 μM Window, R = 1 kΩ
1. Deep n-type implant and drive.

2. Si$_3$N$_4$ deposition and etching, and LOCOS oxidation.

3. Base photolithography and double boron implant and drive.

4. Emitter photolithography and phosphorus implant and drive.

5. Finished device.

Isoplanar process for NPN-bipolar transistor with S.I.T. protection against saturation.
3. PUNCH-THROUGH SPACE-CHARGE LIMITED LOADS

- Punch-through and space-charge phenomena: Complicated in nature, a computer simulation necessary to fully investigate and understand. Thus a general one-dimensional device performance simulation program (GESIM1) was developed
  * No simplifying assumptions
  * Simulates static and dynamic performance
  * Input data: Impurity concentration distribution and applied terminal voltage
  * Provides information about internal detailed transient behavior of simulated devices (potential, electric field, charge, holes, electrons, hole current, electron current, recombination current, Fermi potentials)

- Operating principles
  * A punch-through space-charge-limited structure

![Diagram of punch-through space-charge-limited structure]

- Punch-through space-charge limited structures as a replacement for diffused resistors
3.1 DEVICE SIMULATION
3.2 DEVICE FABRICATION

- SPACE-CHARGE LIMITED LOAD TEST STRUCTURES
  * PRELIMINARY DESIGN

![Diagram of device fabrication with annotations for spacing, n+ diffusion, and resistance values.]
SPACE-CHARGE LIMITED LOAD TEST STRUCTURES
* REvised DESIGN

SpACING 10 μM 8 μM 6 μM 4 μM

N⁺ DIFFUSION

4 μM
N_{BC} = 6.5 \times 10^{13} \text{cm}^{-3}
HORIZ.: 5V/Div
VERT.: 0.1mA/Div

R \approx 105 \text{ kΩ}
EXAMPLE

<table>
<thead>
<tr>
<th>Space-charge limited load spacing (μm)</th>
<th>Resistance value (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>~140</td>
</tr>
<tr>
<td>8</td>
<td>~125</td>
</tr>
<tr>
<td>6</td>
<td>~120</td>
</tr>
<tr>
<td>4</td>
<td>~105</td>
</tr>
</tbody>
</table>

Comparison of a 120. kΩ space-charge limited load with a 120. kΩ dogbone resistor using 1 μm geometries. An 80. Ω/□ (emitter) phosphorus doped region defines the SCLL. A 1.5 kΩ/□ (base) boron doped region defines the dogbone resistor. The substrate sheet resistance is 4. kΩ/□ (6.5×10^{13} cm^{-3} impurity concentration). Besides reduced chip area, the SCLL also has less sidewall capacitance.
A simple inverter utilizing a space-charge-limited load was fabricated with the layout shown in Figure A on a p-type substrate (with $6.5 \times 10^{13}$ cm$^{-3}$ impurity concentration). Figure B shows the input 1 kHz square wave (upper trace) and the inverted output (lower trace) with no protection against saturation of the transistor. There were no adverse effects noted from the substitution of the space-charge-limited load in place of a conventional resistive load.

Vert.: 2 V/Div
Horiz.: .2 msec/Div
4. SUMMARY AND CONCLUSIONS

- A novel concept for transistor fabrication was invented, introducing an idea for protection against saturation. It involves the use of a static induction transistor or a PNP substrate transistor and was developed based on transistors designed for a triple/quadruple diffusion fabrication technique. Simulation showed faster switching times when compared to similar gates without protection and operation comparable to speed of ECL gates but with smaller power consumption. Fabrication of SIT and PNP saturation protected NPN bipolar transistors is in progress.

- Punch-through space-charge-limited loads have been investigated and fabricated. Resistances up to 150 kΩ on the area limited primarily by the contacts were obtained.

- Two computer programs as research tools were developed:
  - A general one-dimensional semiconductor device performance simulation program
  - Bipolar transistor simulator program