Thursday 2/23/23

## CMOS Inverter Oscillators



When $\mathrm{V}_{\mathrm{i}}=\mathrm{V}_{\mathrm{cc}}$, NMOS is on, PMOS is off, $\mathrm{V}_{\mathrm{o}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0 \mathrm{~A}$.
When $\mathrm{V}_{\mathrm{i}}=0 \mathrm{~V}$, PMOS is on, NMOS is off, $\mathrm{V}_{\mathrm{o}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{I}_{\mathrm{D}}=0 \mathrm{~A}$.
What if $\mathrm{V}_{\mathrm{i}}=\mathrm{V}_{\mathrm{o}}=\mathrm{V}_{\mathrm{cc}} / 2$ ? Therefore $\mathrm{I}_{\mathrm{D}} \neq 0 \mathrm{~A}$.


The $\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{TN}}=\mathrm{V}_{\mathrm{CC}} / 2-\mathrm{V}_{\mathrm{TN}}<\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{cc}} / 2$ for the NMOS.
A similar statement is valid for the PMOS.

Both MOS transistors are operating in the saturation region.
Therefore: $I_{D}=\frac{\beta_{n}}{2}\left(V_{G S_{N}}-V_{T N}\right)^{2}=\frac{\beta_{p}}{2}\left(V_{S G_{P}}-\left|V_{T P}\right|\right)^{2}$
$\frac{\beta_{n}}{2}\left(\frac{V_{c c}}{2}-V_{T N}\right)^{2}=\frac{\beta_{p}}{2}\left(\frac{V_{c c}}{2}-\left|V_{T P}\right|\right)^{2}$
Assuming that $\mathrm{V}_{\mathrm{TN}} \approx\left|\mathrm{V}_{\mathrm{TP}}\right|$, then:
$\beta_{\mathrm{n}}=\beta_{\mathrm{p}}$
or: $k_{n}^{\prime}\left(\frac{W}{L}\right)_{n}=k_{p}^{\prime}\left(\frac{W}{L}\right)_{p}$
leading to: $\frac{k_{n}^{\prime}}{k_{p}^{\prime}}=\frac{\left(\frac{W}{L}\right)_{p}}{\left(\frac{W}{L}\right)_{n}}$
Consider the SPICE parameters for MOSIS $2 \mu \mathrm{~m}$ CMOS process <next page>
$k_{n}^{\prime}=k_{p_{\text {nmos }}}=5.06 \times 01^{-5} \mathrm{~A} / \mathrm{V}^{2}$
$k_{p}^{\prime}=k_{p_{p m o s}}=1.69 \times 01^{-5} \mathrm{~A} / \mathrm{V}^{2}$
Therefore, : $\frac{k_{n}^{\prime}}{k_{p}^{\prime}}=2.994 \sim 3$
Therefore, the PMOS transistor's channel width needs to be about 3 times larger than the NMOS transistor's channel width to achieve $\mathrm{V}_{\mathrm{o}}=\mathrm{V}_{\text {in }}$ at $\mathrm{V}_{\mathrm{cc}} / 2$ for the CMOS inverter.

Examples shown below:
1990 MOSIS $2 \mu \mathrm{~m}$ CMOS process SPICE parameters:
.MODEL TYPEN NMOS (LEVEL=2 LD=.12737U TOX=430.000002E-10 NSUB=1.40118E15 VTO=. 788864 KP=5.06E-5 GAMMA=.269 PHI=.6 UO=630 UEXP=. 169017 UCRIT=30875.9 DELTA=2.68865 VMAX=61343.6 XJ=.25U LAMBDA=. $0298011 \mathrm{NFS}=1 \mathrm{E} 11 \mathrm{NEFF}=1 \mathrm{NSS}=1 \mathrm{E} 12 \mathrm{TPG}=1 \mathrm{RSH}=39.000002$ CGDO $=1.02281 \mathrm{E}-10 \mathrm{CGSO}=1.02281 \mathrm{E}-10 \mathrm{CGBO}=2.00756 \mathrm{E}-10 \mathrm{CJ}=.0001487 \mathrm{MJ}=.65 \mathrm{CJSW}=5.673 \mathrm{E}-10$ MJSW=. $3 \mathrm{~PB}=.56$ )
.MODEL TYPEP PMOS (LEVEL=2 LD=.1U TOX=430.000002E-10 NSUB=6.04791E15 VTO=-. 715528 KP=1.69E-5 GAMMA=. $558 \mathrm{PHI}=.6 \mathrm{UO}=210$ UEXP=. 130255 UCRIT=6966.18 DELTA=. 983911 VMAX $=22889.2 \mathrm{XJ}=.25 \mathrm{U}$ LAMBDA $=.0662518 \mathrm{NFS}=5.63794 \mathrm{E} 11 \mathrm{NEFF}=1.001 \mathrm{NSS}=1 \mathrm{E} 12 \mathrm{TPG}=-1$ $\mathrm{RSH}=132.000009 \mathrm{CGDO}=8.03023 \mathrm{E}-11 \mathrm{CGSO}=8.03023 \mathrm{E}-11 \mathrm{CGBO}=8.03023 \mathrm{E}-11 \mathrm{CJ}=.0002688 \mathrm{MJ}=.6$ CJSW=1.79E-10 $\mathrm{MJSW}=.26 \mathrm{~PB}=.6)$


Vo vs. Vin for same (W/L) ratios.

$\mathrm{V}_{\mathrm{o}}$ vs. $\mathrm{V}_{\mathrm{in}}$ for $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=3(\mathrm{~W} / \mathrm{L})_{\mathrm{n}}$ ratios.

The gate structure of a MOS transistor is a capacitor of area $\mathrm{W} * \mathrm{~L}$. The impedance looking into a CMOS inverter is two MOS capacitors in parallel.

The output impedance of a CMOS inverter is resistive.

Therefore a propagation delay occurs in a CMOS inverter proportional to $\mathrm{R}_{0} * 2 \mathrm{C}_{\text {gate }}$.

A string of $n$-inverters will have a total propagation delay approximately equal to $\mathrm{n}\left(\mathrm{R}_{0} * 2 \mathrm{C}_{\text {gate }}\right)$.

Let $\tau_{\text {inv }}$ be the total propagation delay through a CMOS inverter. Then an $\mathrm{n}-$ inverter chain will have a total propagation delay of $\mathrm{n}\left(\tau_{\mathrm{inv}}\right)$. Show example.

A previously stated, a ring oscillator is an odd number of CMOS inverters connected in an unbroken chain:


Show PSPICE simulation <below>.

Notice that for small n, the output is not a square wave.

Adding a discrete RC stage between 2 inverters can lower the frequency and square up the output signal

$V_{\text {in }}$ and $V_{o}$ for 2 CMOS inverter chain with input 250 MHz square wave.

$\mathrm{V}_{\text {in }}$ and $\mathrm{V}_{\mathrm{o}}$ for 2 CMOS inverter chain with input 250 MHz square wave, with the gate areas of the transistors doubled. Propagation delay increased, and the quality of output square wave decreased.


Output from the 5 inverter CMOS ring oscillator. Note, add very small RC stage ( $1 \mathrm{~m} \Omega-1 \mathrm{pF}$ ) between two inverters to place an initial condition across the C to initiate oscillation in PSPICE.


Same output from 5 inverter CMOS ring oscillator with $10 \mathrm{k} \Omega-10 \mathrm{pF}$ RC stage in between 2 inverters. This lowered the frequency of oscillation.

## CMOS Inverter Relaxation Oscillators

Consider this circuit:


If C was not present and both resistors were shorts, this circuit would just be a 3 inverter CMOS ring oscillator.

However, let $\mathrm{R}_{1}=\mathrm{R}_{2}=\mathrm{R}$.
Also, let the RC time constant be very large compared to the propagation delay through an inverter (i.e. the inverters switch very "fast"). As part of this, let C be much greater than the input capacitance looking into an inverter.

Finally, assume that each inverter is balanced so that the trip voltage is equal to $\mathrm{V}_{\mathrm{cc}} / 2$.

To analyze the circuit let's let $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$. Realize that when $\mathrm{V}_{\mathrm{o}}$ reaches $\mathrm{V}_{\mathrm{cc}} / 2$ (the inverter trip voltage: 2.5 V ), the system will change states.

Assume that C is initially fully discharged, and Inv 2 's output is 0 V while Inv 3 's output is 5 V . C will charge up through $\mathrm{R}_{1}$ until $\mathrm{V}_{\mathrm{o}}=2.5 \mathrm{~V}$. Then the three inverters will change states. Now the output of $\operatorname{Inv} 2$ is 5 V and the output of Inv 3 is 0 V .

Since the voltage across a capacitor cannot change instantaneously, $\mathrm{v}_{\mathrm{o}}$ becomes $5 \mathrm{~V}+2.5 \mathrm{~V}=7.5 \mathrm{~V}$. C will now discharge down to 2.5 V , triggering another
system state change. So use this circuit model to determine how long until the next state change:

$\frac{V_{o}}{V_{s}}=\frac{R}{R+\frac{1}{s C}}=\frac{s}{s+\frac{1}{R C}}$
$V_{s}(s)=\frac{7.5}{s}$
$V_{o}(s)=V_{s}(s)\left(\frac{s}{s+\frac{1}{R C}}\right)=\frac{7.5}{s+\frac{1}{R C}}$
$v_{o}(t)=7.5 e^{-\frac{t}{R C}}$
We want to evaluate t when $\mathrm{v}_{\mathrm{o}}(\mathrm{t})=2.5 \mathrm{~V}$
$2.5=7.5 e^{-\frac{t}{R C}}$

Solving for $\mathrm{t}: t=-R C \ln \left(\frac{2.5}{7.5}\right)=1.0986 R C$
For the square wave output: $T=2 t$ and $f=1 / T$.
Therefore: $f=\frac{0.455}{R C}$
For an actual circuit, the equation for f will be slightly different due to the analysis assumptions we made. But for low frequency square waves, it should be close.

Note, when the voltage into an inverter is between $\mathrm{Vcc}-\mathrm{V}_{\mathrm{tp}}$ and $\mathrm{V}_{\mathrm{tn}}$, both transistors are on and dissipating energy as heat. So this circuit puts a little stress on the CMOS circuitry each cycle. This could possibly be a problem and lead to thermal failure of the inverter IC, particularly if the background air temperature is hot. But experimentally, failures are rare.

This circuit can be used as a sensor interface circuit where the sensor produces either $R(t)$ with a fixed $C$ in the circuit, or $C(t)$ with a fixed $R$ in the circuit. $R(t)$ or $\mathrm{C}(\mathrm{t})$ are proportional to the measurand being detected by the sensor. In this case, the period of the square wave output, T , is proportional to $\mathrm{R}(\mathrm{t})$ or $\mathrm{C}(\mathrm{t})$. Below is a practical interface circuit for a capacitive sensor, $\mathrm{C}(\mathrm{t})$ :


Inverter 4 (6 inverters typically in the IC package) prevents the attached circuit from loading down the oscillator and affecting its fundamental frequency.

Note: We ignored the effects of the R on the left with the input capacitance of Inv 1. If $R$ on the left is particularly small compared to the $R$ on the right, this can affect the equation we derived for the oscillation frequency.

## Op Amp Based Relaxation Oscillators

Op amps can also be used to construct relaxation oscillators. They often use an op amp integrator to determine the oscillator time constant:

$V_{o}(s)=-V_{i}(s) \frac{1}{s R C}$
$v_{o}(t)=\frac{-1}{R C} \int_{0}^{t} v_{i}(t) d t$
If $\mathrm{v}_{\mathrm{i}}(\mathrm{t})$ is a constant, $\mathrm{V}_{\mathrm{i}}$, then:
$v_{o}(t)=-\frac{V_{i}}{R C} t$, if the capacitor is initially discharged.
If the capacitor is initially charged, i.e. $\mathrm{v}_{\mathrm{o}}(\mathrm{t})=\mathrm{V}_{\mathrm{ol}}$ at $\mathrm{t}=0 \mathrm{~s}$, then:
$v_{o}(t)=V_{o 1}-\frac{V_{i}}{R C} t \quad$ for $\mathrm{t} \geq 0 \mathrm{~s}$

Consider the positive feedback amplifier circuit:


If the positive input's voltage is greater than the negative input's voltage, $\mathrm{v}_{\mathrm{o}}(\mathrm{t})$ will go to the positive rail, $\mathrm{V}+$. For the opposite situation, $\mathrm{v}_{\mathrm{o}}(\mathrm{t})$ will go to the negative rail, V-.

For an initial condition of $\mathrm{v}_{\mathrm{o}}(\mathrm{t})$, either $\mathrm{V}+$ or V -, the current voltage at the positive input port, $\mathrm{v}_{\mathrm{pos}}$, can be determined from:
$v_{\text {pos }}=v_{i}+\left(v_{o}-v_{i}\right) \frac{R_{1}}{R_{1}+R_{2}}$
Changing $v_{i}(\mathrm{t})$ sufficiently will cause the amplifier to "change states": $\mathrm{V}+\rightarrow \mathrm{V}$ - or $\mathrm{V}-\rightarrow \mathrm{V}+$.

Combined Circuit:


For analysis purposes, assume $V_{3}$ can only be $V+$ or $V-$.
At $\mathrm{t}=0$-, assume that $\mathrm{V}_{2}=0 \mathrm{~V} \uparrow$ and $\mathrm{V}_{3}=\mathrm{V}-$.

Therefore: $0=V_{-}+\left(V_{1}-V_{-}\right) \frac{R_{2}}{R_{1}+R_{2}}$
Simplifying: $0=V_{-}\left(R_{1}+R_{2}\right)+\left(V_{1}-V_{-}\right) R_{2}$
And: $\quad 0=V_{-} R_{1}+V_{1} R_{2}$

Finally: $\quad V_{1}=-V_{-} \frac{R_{1}}{R_{2}}$
This is then the initial condition on the integrator at $t=0+$, when $V_{3}$ switches to V+.

Therefore: $V_{1}=-V_{-} \frac{R_{1}}{R_{2}}-\frac{V_{+} t}{R C}$
And: $\quad V_{2}=V_{1}+\left(V_{+}-V_{1}\right) \frac{R_{1}}{R_{1}+R_{2}}$
We want to find how long until $\mathrm{V}_{2}=0 \mathrm{~V}$.
Therefore: $\quad 0=V_{1}+\left(V_{+}-V_{1}\right) \frac{R_{1}}{R_{1}+R_{2}}$
Simplifying to: $0=V_{1} R_{2}+V_{+} R_{1}$
$0=\left(-V_{-} \frac{R_{1}}{R_{2}}-\frac{V_{+} t}{R C}\right) R_{2}+V_{+} R_{1}$
Assume that $\mathrm{V}+=-\mathrm{V}-$
Therefore: $\quad 0=-\frac{V_{+} t}{R C} R_{2}+2 V_{+} R_{1}$
Leading to: $t=\frac{2 R_{1} R C}{R_{2}}$
One period of oscillation: $\quad T=2 t=\frac{4 R_{1} R C}{R_{2}}$
Oscillation frequency: $f=\frac{1}{T}=\frac{R_{2}}{4 R_{1} R C}$

Output waveforms:


